抽象的な

Comparison between Low Power Clock Distribution Schemes in VLSI Design

Chetan Sharma

In the VLSI design low power is very important aspect at different level of designing. In this paper it is tried to review different factors affecting the power dissipation due to various clock distribution schemes like as single driver clock scheme and distributed buffers clock scheme. There are different tradeoffs in both of techniques such as size of buffers, number of buffers etc. Here it is also tried to showing various effects of particular clock distribution scheme such as clock skew, clock jitter.

免責事項: この要約は人工知能ツールを使用して翻訳されており、まだレビューまたは確認されていません